### SY100EP14AU



# 2.5V/3.3V 1:5 LVPECL/LVECL/HSTL 2GHz Clock Driver With 2:1 Differential Input MUX

### **General Description**

The SY100EP14AU is a high-speed, 2GHz differential PECL/ECL 1:5 fanout buffer optimized for ultra-low skew applications. Within device skew is guaranteed to be less than 25ps over temperature and supply voltage. The wide supply voltage operation allows this fanout buffer to operate in 2.5V and 3.3V systems. A  $V_{\rm BB}$  reference is included for single-supply or AC-coupled PECL/ECL input applications, thus eliminating resistor networks. When interfacing to a single-ended or AC-coupled PECL/ECL input signal, connect the  $V_{\rm BB}$  pin to the unused /CLK pin, and bypass the pin to  $V_{\rm CC}$  through a 0.01µF capacitor.

The SY100EP14AU features a 2:1 input MUX, making it an ideal solution for redundant clock switchover applications. If only one input pair is used, the other pair may be left floating. In addition, this device includes a synchronous enable pin that forces the outputs into a fixed logic state. Enable or disable state is initiated only after the outputs are in a LOW state, thus eliminating the possibility of a "runt" clock pulse.

The SY100EP14AU I/O are fully differential and 100K ECL compatible. Differential 10K ECL logic can interface directly into the SY100EP14AU inputs.

The SY100EP14AU is part of Micrel's high-speed clock synchronization family. For applications that require a different I/O combination, consult the Micrel website at www.micrel.com, and choose from a comprehensive product line of high-speed, low-skew fanout buffers, translators, and clock generators.

Data sheets and support documentation can be found on Micrel's web site at: <a href="https://www.micrel.com">www.micrel.com</a>.

### **Features**

- Guaranteed AC parameters over temp/voltage:
  - $->2GHz f_{MAX}$
  - <25ps within-device skew</p>
  - <250ps tr/tf time</p>
  - <550ps prop delay
- 2:1 Differential MUX input
- Unique, patented MUX input isolation design minimizes adjacent channel crosstalk
- Flexible supply voltage: 2.5V/3.3V
- Wide operating temperature range: -40°C to +85°C
- V<sub>BB</sub> reference for single-ended or AC-coupled PECL inputs
- 100K ECL compatible outputs
- Inputs accept PECL/LVPECL/ECL/HSTL logic
- 75KΩ internal input pull-down resistors
- Available in a 20-Pin TSSOP package

### **Applications**

- SONET Clock and Data distribution
- Fibre Channel Clock and Data distribution
- · Ethernet Clock and Data distribution

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • <a href="http://www.micrel.com">http://www.micrel.com</a>

# Ordering Information<sup>(1)</sup>

| Part Number                    | Package Type | Operating Range | Package Marking                         | Lead Finish    |
|--------------------------------|--------------|-----------------|-----------------------------------------|----------------|
| SY100EP14AUKG                  | K4-20-1      | Industrial      | XEP14AU with Pb-Free bar line indicator | NiPdAu Pb-free |
| SY100EP14AUKGTR <sup>(2)</sup> | K4-20-1      | Industrial      | XEP14AU with Pb-Free bar line indicator | NiPdAu Pb-free |

#### Note:

- 1. Contact factory for die availability. Dice are guaranteed at TA = 25°C, DC Electricals only.
- 2. Tape and Reel.

# **Pin Configuration**



20-Pin TSSOP

# **Pin Description**

| Pin Number | Pin Name         | Pin Function                                                                                                                                                                                                                                                                                                                 |
|------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13, 14     | CLK0, /CLK0      | LVPECL, LVECL, HSTL Clock or Data Inputs. Internal 75kΩ pull-down resistors on CLK0, CLK1,                                                                                                                                                                                                                                   |
| 16, 17     | CLK1, /CLK1      | and internal $75k\Omega$ pull-up and $75k\Omega$ pull-down resistors on /CLK0, /CLK1. For single-ended applications, connect signal into CLK0 and/or CLK1 inputs. /CLK0, /CLK1 default condition is $V_{CC}/2$ when left floating. CLK0, CLK1 default condition is LOW when left floating.                                   |
| 1, 2, 3, 4 | Q0, /Q0, Q1, /Q1 | LVPECL/LVECL Differential Outputs: Terminate with $50\Omega$ to $V_{\text{CC}}$ -2V. For single-ended                                                                                                                                                                                                                        |
| 5, 6, 7, 8 | Q2, /Q2, Q3, /Q3 | applications, /Q0 to /Q4 terminate the unused output with $50\Omega$ to $V_{\text{CC}}$ -2V.                                                                                                                                                                                                                                 |
| 9, 10      | Q4, /Q4          |                                                                                                                                                                                                                                                                                                                              |
| 19         | /EN              | LVPECL/LVECL compatible synchronous enable: When /EN goes HIGH, the $Q_{OUT}$ will go LOW and $/Q_{OUT}$ will go HIGH on the next LOW input clock transition. Includes a 75k $\Omega$ pull-down. Default state is LOW when left floating. The internal latch is clocked on the falling edge of the input clock (CLK0, CLK1). |
| 12         | SEL              | LVPECL/LVECL compatible 2:1 MUX input signal select: When SEL is LOW, CLK0 input pair is selected. When SEL is HIGH, CLK1 input pair is selected. Includes a 75k $\Omega$ pull-down. Default state is LOW and CLK0 is selected.                                                                                              |
| 15         | VBB              | Output Reference Voltage: Equal to $V_{\text{CC}}$ -1.4V (approx.), and used for single-ended input signals or AC-coupled applications. For single-ended LVPECL and LVECL applications, bypass with a 0.01 $\mu$ F to $V_{\text{CC}}$ . Max. sink/source current is 0.5mA.                                                   |
| 18, 20     | VCC              | Positive Power Supply: Bypass with 0.1µF//0.01µF low ESR capacitors.                                                                                                                                                                                                                                                         |
| 11         | VEE              | Negative Power Supply: LVPECL applications, connect to GND.                                                                                                                                                                                                                                                                  |

## **Truth Table**

| CLK0 | CLK1 | CLK_SEL | /EN | Q |
|------|------|---------|-----|---|
| L    | Х    | L       | L   | L |
| Н    | Х    | L       | L   | Н |
| Х    | L    | Н       | L   | L |
| Х    | Н    | Н       | L   | Н |
| Х    | Х    | Х       | Н   | L |

#### Note:

1. On next negative transition of CLK0 or CLK1.

# **Function Table**

| CLK_SEL | Active Input |
|---------|--------------|
| 0       | CLK0, /CLK0  |
| 1       | CLK1, /CLK1  |

# Absolute Maximum Ratings<sup>(1)</sup>

# Operating Ratings<sup>(2)</sup>

| Supply Voltage (V <sub>IN</sub> )             | +2.375V to +3.60V |
|-----------------------------------------------|-------------------|
| Ambient Temperature (T <sub>A</sub> )         | 40°C to +85°C     |
| Junction Thermal Resistance ( $\theta_{JA}$ ) |                   |
| Still Air, single-layer PCB                   | 115°C/W           |
| Still Air, multi-layer PCB                    | 75°C/W            |
| 500lfpm, multi-layer PCB                      | 65°C/W            |
| Package Thermal Resistance (θ <sub>JC</sub> ) | 21°C/W            |

### DC Electrical Characteristics<sup>(4)</sup>

-40°C≤ T<sub>A</sub> ≤ +85°C, unless noted.

| Symbol          | Parameter                     | Condition              | Min  | Тур  | Max   | Units |
|-----------------|-------------------------------|------------------------|------|------|-------|-------|
| V <sub>CC</sub> | Power Supply Voltage (LVPECL) |                        | 2.37 | 3.3  | 3.6   | V     |
| V <sub>EE</sub> | Power Supply Voltage (LVECL)  | V <sub>CC</sub> = 0V   | -3.6 | -3.3 | -2.37 | V     |
| Icc             | Power Supply Current          |                        |      | 45   | 65    | mA    |
| I <sub>IH</sub> | Input HIGH Current            | $V_{IN} = V_{IH}$      | _    | _    | 150   | μA    |
| I <sub>IL</sub> | Input LOW Current D           | $V_{IN} = V_{IL}$      | 0.5  | _    | _     | μA    |
| I <sub>IL</sub> | Input LOW Current /D          | $V_{IN} = V_{IL}$      | -150 | _    | _     | μA    |
| C <sub>IN</sub> | Input Capacitance (TSSOP)     | T <sub>A</sub> = +25°C | _    | 0.75 | _     | pF    |

### Notes:

- 1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect devices reliability.
- 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- 3. Due to the limited drive capability, use for inputs of same package only.
- 4. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium is established.

# (100KEP) LVPECL DC Electrical Characteristics<sup>(1)</sup>

 $V_{CC}$  = 2.5V ± 5%,  $V_{EE}$  = 0V; -40°C≤  $T_A$  ≤ +85°C, unless noted.

| Symbol          | Parameter                                           | Condition                  | Min  | Тур  | Max             | Units |
|-----------------|-----------------------------------------------------|----------------------------|------|------|-----------------|-------|
| VIL             | Input LOW Voltage <sup>(2)</sup> (Single-ended)     |                            | 555  | _    | 875             | mV    |
| V <sub>IH</sub> | Input HIGH Voltage <sup>(2)</sup> (Single-ended)    |                            | 1335 | _    | 1620            | mV    |
| V <sub>OL</sub> | Output LOW Voltage                                  | 50Ω to V <sub>CC</sub> –2V | 555  | 700  | 900             | mV    |
| V <sub>OH</sub> | Output HIGH Voltage                                 | 50Ω to V <sub>CC</sub> –2V | 1355 | 1480 | 1605            | mV    |
| VIHCMR          | Input HIGH Voltage Common Mode Range <sup>(3)</sup> |                            | 1.2  | _    | V <sub>CC</sub> | V     |

# (100KEP) LVPECL DC Electrical Characteristics<sup>(1)</sup>

 $V_{CC}$  = 3.3V ± 10%,  $V_{EE}$  = 0V; -40°C≤  $T_A$  ≤ +85°C, unless noted.

| Symbol             | Parameter                                           | Condition                  | Min  | Тур  | Max             | Units |
|--------------------|-----------------------------------------------------|----------------------------|------|------|-----------------|-------|
| V <sub>IL</sub>    | Input LOW Voltage <sup>(2)</sup> (Single-ended)     |                            | 1355 | _    | 1675            | mV    |
| V <sub>IH</sub>    | Input HIGH Voltage <sup>(2)</sup> (Single-ended)    |                            | 2135 | _    | 2420            | mV    |
| V <sub>OL</sub>    | Output LOW Voltage                                  | 50Ω to V <sub>CC</sub> –2V | 1355 | 1500 | 1700            | mV    |
| V <sub>OH</sub>    | Output HIGH Voltage                                 | 50Ω to V <sub>CC</sub> –2V | 2155 | 2280 | 2405            | mV    |
| V <sub>BB</sub>    | Reference Voltage <sup>(2)</sup>                    | V <sub>CC</sub> = 3.3V     | 1775 | 1875 | 1975            | mV    |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range <sup>(3)</sup> |                            | 1.2  | _    | V <sub>CC</sub> | V     |

# (100KEP) LVECL DC Electrical Characteristics<sup>(1)</sup>

 $V_{EE}$  = -2.37V to -3.6V,  $V_{CC}$  = 0V; -40°C≤  $T_A$  ≤ +85°C, unless noted.

| Symbol          | Parameter                                           | Condition                  | Min   | Тур   | Max   | Units |
|-----------------|-----------------------------------------------------|----------------------------|-------|-------|-------|-------|
| V <sub>IL</sub> | Input LOW Voltage (Single-ended)                    |                            | -1945 | _     | -1625 | mV    |
| V <sub>IH</sub> | Input HIGH Voltage (Single-ended)                   |                            | -1165 | _     | -880  | mV    |
| V <sub>OL</sub> | Output LOW Voltage                                  | 50Ω to V <sub>CC</sub> –2V | -1945 | -1800 | -1600 | mV    |
| V <sub>OH</sub> | Output HIGH Voltage                                 | 50Ω to V <sub>CC</sub> –2V | -1145 | -1020 | -895  | mV    |
| $V_{BB}$        | Output Reference Voltage <sup>(2)</sup>             |                            | -1525 | -1425 | -1325 | mV    |
| VIHCMR          | Input HIGH Voltage Common Mode Range <sup>(3)</sup> |                            | VEE   | + 1.2 | 0.0   | V     |

### Notes:

- 1. 100KEP circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is
  in a test socket or mounted on a printed circuit board and traverse airflow greater than 500lfpm is maintained. Input and output parameters vary1:1
  with Voc.
- 2. Single-ended input operation is limited  $V_{EE} \le -3.0V$  in ECL/LVECL mode.  $V_{BB}$  reference varies 1:1 with  $V_{CC}$ .
- 3. V<sub>IHCMR</sub>(min) varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub>(max) varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

June 2010 5 M9999-061110-A

## **HSTL Input DC Electrical Characteristics**

 $V_{CC}$  = 2.37V to 3.6V,  $V_{EE}$  = 0V

| Symbol          | Parameter               | Condition | Min  | Тур | Max | Units |
|-----------------|-------------------------|-----------|------|-----|-----|-------|
| V <sub>IH</sub> | Input HIGH Voltage      |           | 1200 | -   | 1   | mV    |
| V <sub>IL</sub> | Input LOW Voltage       |           | -    | -   | 400 | mV    |
| V <sub>X</sub>  | Input Crossover Voltage |           | 680  | _   | 900 | mV    |

### **AC Electrical Characteristics**

LVPECL:  $V_{CC}$  = 2.37V to 2.625V,  $V_{EE}$  = 0V; LVECL:  $V_{EE}$  = -2.37V to -3.6V,  $V_{CC}$  = 0V; -40°C≤  $T_A$  ≤ +85°C, unless noted.

| Symbol                          | Parameter                                           | Condition              | Min | Тур  | Max  | Units |
|---------------------------------|-----------------------------------------------------|------------------------|-----|------|------|-------|
| f <sub>MAX</sub>                | Maximum Frequency <sup>(1)</sup>                    |                        | 2   | _    | _    | GHz   |
| t <sub>PD</sub>                 | Propagation Delay to Output (Differential input)    |                        | 300 | 425  | 550  | ps    |
| t <sub>PD</sub>                 | Propagation Delay to Output IN (Single-ended input) | T <sub>A</sub> = +25°C | -   | 400  | _    | ps    |
| t <sub>SKEW</sub> (2)           | Within-Device Skew (Diff.)                          |                        | _   | 15   | 25   | ps    |
|                                 | Part-to-Part Skew (Diff.)                           |                        | -   | 100  | 175  | ps    |
| ts                              | Set-Up Time <sup>(3)</sup> /EN to CLK               |                        | 75  | -85  | _    | ps    |
| t <sub>H</sub>                  | Hold Time <sup>(3)</sup> CLK to /EN                 |                        | 250 | 95   | _    | ps    |
| t <sub>JITTER</sub>             | Random Jitter (rms) <sup>(4)</sup>                  |                        | _   | 0.15 | 0.3  | ps    |
| t <sub>JITTER</sub>             | Crosstalk-Induced Jitter (rms) <sup>(5)</sup>       |                        | _   | _    | 0.7  | ps    |
| $V_{PP}$                        | Minimum Input Swing                                 |                        | 150 | 800  | 1200 | mV    |
| t <sub>R</sub> , t <sub>F</sub> | Rise and Fall Time                                  | 20% to 80%             | 80  | 160  | 250  | ps    |

#### Notes:

- f<sub>MAX</sub> is defined as the maximum toggle frequency. Measured with 750mV input signal, 50% duty cycle, all loading with 50Ω to V<sub>CC</sub>-2V.
- 2. Skew is measured between outputs under identical transitions.
- Set-up and hold times apply to synchronous applications that intend to enable/disable before then ext clock cycle. For asynchronous applications, set-up and hold time does not apply.
- 4. Integration range: 12kHz to 20MHz at 1GHz fc.
- 5. Crosstalk is measured at the output while applying two similar differential clock frequencies that are asynchronous with respect to each other at the inputs.

### **Termination Recommendations**



Figure 1. Parallel Termination- Thevenin Equivalent

#### Note:

For 2.5V systems: R1=  $250\Omega$ , R2=  $62.5\Omega$ 



Figure 2. Three-Resistor "Y-Termination"

### Notes:

- 1. Power-saving alternative to Thevenin termination.
- 2. Place termination resistors as close to destination inputs as possible.
- 3.  $R_B$  resistor sets the DC bias voltage, equal to  $V_T$ . For 3.3V systems  $R_B$  =50 $\Omega$ .



Figure 3. Terminating Unused I/O

#### Notes:

- 1. Unused output (/Q) must be terminated to balance the output.
- 2. Micrel's differential I/O logic devices include a V<sub>BB</sub> reference pin.
- 3. Connect unused input through  $50\Omega$  to  $V_{BB}$ . Bypass with a  $0.01\mu F$  capacitor to  $V_{CC}$ , not GND.
- 4. For 2.5V systems: R1=  $250\Omega$ , R2=  $62.5\Omega$ .

### **Package Information**



TOP VIEW





SIDE VIEW



#### NOTES:

- 1. DIMENSIONS ARE IN MM[INCHES].
- 2. CONTROLLING DIMENSION: MM.

DIMENSION DOES NOT INCLUDE MOLD FLASH OF 0.254[0.010] MAX.

THIS DIMENSION INCLUDES LEAD FINISH.

20-Pin TSSOP (K4-20-1)

### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2010 Micrel, Incorporated.